## Hardware Accelerators for ECC and HECC

#### Arnaud Tisserand

CNRS, IRISA laboratory, CAIRN research team

FCC Bordeaux Sep. 29-30, 2015











## Summary

- Introduction
- Accelerator architecture and units
- Accelerator programming
- Implementation results: comparison ECC vs HECC on FPGA
- Conclusion & current/future works

# Current Projects on (H)ECC Accelerators

PAVOIS project 2012-2016

# Arithmetic Protections Against Physical Attacks for Elliptic Curve based Cryptography

- IRISA (Lannion)
- LIRMM (Perpignan, Montpellier & Toulon)

http://pavois.irisa.fr/





HAH project 2014-2017

# Hardware and Arithmetic for Hyperelliptic Curves Cryptography

- IRISA (Lannion)
- IRMAR (Rennes)

http://h-a-h.inria.fr/

Labex



and







$$E: y^2 = x^3 + 4x + 20$$
 over GF(1009) points: **P**, **Q**=  $(x, y)$  or  $(x, y, z)$  or ...



curve level

$$E: y^2 = x^3 + 4x + 20$$
 over GF(1009) points: **P**, **Q**=  $(x, y)$  or  $(x, y, z)$  or ... coordinates:  $x, y, z \in GF(\cdot)$   $\mathbb{F}_p$ ,  $\mathbb{F}_{2^m}$ ,  $t: 80-600$  bits  $k = (k_{t-1}k_{t-2}...k_1k_0)_2 \in \mathbb{N}$ 



















## Objectives of Our Research Group

- Study and implementation of efficient hardware supports:
  - Cryptography over (hyper)-elliptic curves (H)ECC
  - ▶ Operations over finite fields  $\mathbb{F}_p$  &  $\mathbb{F}_{2^m}$  and curve points
  - Hardware targets: FPGAs and ASICs
  - ► Flexibility → programmable in software
- Study and implementation of protections against physical attacks:
  - Passive attacks: measure of power consumption, electromagnetic radiations, timings
  - Active attacks: fault injection (in progress)
- Levels: algorithm, representation, operator, architecture, circuit
- Trade-offs between: performance, cost (area/energy), security
- Study, development and distribution of an open source (H)ECC accelerator and its programming tools





- Performances ⇒ hardware (HW)
  - dedicated functional units
  - internal parallelism
- Limited cost (embedded systems)
  - reduced silicon area
  - low energy (& power consumption)
  - ▶ large area used at each clock cycle



- Performances ⇒ hardware (HW)
  - dedicated functional units
  - internal parallelism
- Limited cost (embedded systems)
  - reduced silicon area
    - low energy (& power consumption)
  - large area used at each clock cycle
- Flexibility ⇒ software (SW)
  - curves, algorithms, representations (points/elements), k recoding, . . .
  - at design time / at run time



- Performances ⇒ hardware (HW)
  - dedicated functional units
  - internal parallelism
- Limited cost (embedded systems)
  - reduced silicon area
  - low energy (& power consumption)
  - ► large area used at each clock cycle
- Flexibility ⇒ software (SW)
  - curves, algorithms, representations (points/elements), k recoding, . . .
  - ▶ at design time / at run time
- Security against SCAs ⇒ HW
  - secure units  $(\mathbb{F}_{2^m}, \mathbb{F}_p)$
  - secure key storage/management
  - secure control

accelerator















**Data**: w-bit (32, ..., 128) except for k digits, **control**: a few bits per unit



**Data**: w-bit (32, ..., 128) except for k digits, **control**: a few bits per unit

# Functional Units for Field Level Operations



Notation: x[i] is the i-th w-bit word of  $x \in \mathbb{F}_q$ 

## Units:

- $\mathbb{F}_p$ : addition/subtraction, multiplication (2-step, Montgomery, variants), inversion
- $\mathbb{F}_{2^m}$  (polynomial basis, normal basis & variants): addition/subtraction, multiplication (Montgomery, Mastrovito, 2-step), square, inversion

Internal parameters: nb of sub-blocks, radix, pipelining scheme, countermeasure, mapping of local registers, output/input bypass, . . .

# Register File (≈ Dual Port Memory)



Control signals: addresses (port A, port B), read/write, write enable Specific addressing model for  $\mathbb{F}_q$  elements (through an intermediate address table with hardware loop)

- linear addresses, SW: LOAD @ $x \Longrightarrow HW$ : loop  $x[0], x[1], \dots x[\ell-1]$
- randomized addresses

## Key Management Unit





- On-the-fly recoding of k: binary,  $\lambda$ -NAF ( $\lambda \in \{2,3,4,5\}$ ), variants (fixed/sliding), double-base [1] and multiple-base [2] number systems (w/wo randomization), addition chains [12], other ?
- Specific private path in the interconnect (no key leaks in RF or FUs)

# External Interface(s)

#### Under development:

- Basic (neither clock rate nor width adaptation)
- ARM Cortex cores in Zynq 7 FPGAs (through AXI bus)
- MicroBlaze softcore processor for Xilinx FPGAs
  - ► AXI bus (V6+)
  - ▶ PLB bus (V2 V5)
- · Specific for a "small" ASIC pad ring

#### Future development:

- NIOS softcore processor for Altera FPGAs
- LEON softcore processor (depending on internal demand)

# Protected $\mathbb{F}_{2^m}$ Multipliers



# Protected $\mathbb{F}_{2^m}$ Multipliers

#transitions 200 150

100 50 Mastrovito 233

Unprotected

Protected

Overhead:

Area/time < 10 %

References:

PhD D. Pamula [8]

Articles: [11], [10], [9]



# Protected (Old) Accelerator for $\mathbb{F}_{2^m}$



Warning: old dedicated accelerator (similar behavior is expected for our new one)

# Circuit-Level Protections for Arithmetic Operators



References: [4] and [3]

# Units Impact on Side Channel Information (1/2)

Activity traces measured with  $CABA^1$  simulations for three configurations of the multiplier (1,2,4 sub-blocks of 32 bits) and a very small accelerator



<sup>&</sup>lt;sup>1</sup> Cycle Accurate Bit Accurate

# Units Impact on Side Channel Information (2/2)





## **Developed Programming Tools**



# **Developed Programming Tools**



# **Developed Programming Tools**



### Instruction Set

| READ     | FUid   | @Rid   | @Rid | B/U |
|----------|--------|--------|------|-----|
| WRITE    | FUid   | @Rid   |      |     |
| LAUNCH   | FUid   | MODE   |      |     |
| WAIT     | FUid   |        |      |     |
| SETADDRO | @Rid   | OFFSET |      |     |
| SETADDRN | @Rid   | #WORD  |      |     |
| WRITEK   | #WORD  |        |      |     |
| CALL     | @DEST  |        |      |     |
| RET      |        |        |      |     |
| BZ       | @DEST  |        |      |     |
| BNZ      | @DEST  |        |      |     |
| JMP      | @DEST  |        |      |     |
| CMPD     | DIGIT  |        |      |     |
| SET      | FLAGid |        |      |     |
| TST      | FLAGid |        |      |     |

## Address Model in the Register File

#### RF requirements:

- 5–16 registers of *m*-bit  $\mathbb{F}_q$  elements
- worst case: w small (16 bits) and m large (600 bits)  $\Rightarrow$  550+ words and 10-bit physical addresses

## Address Model in the Register File

#### RF requirements:

- 5–16 registers of *m*-bit  $\mathbb{F}_q$  elements
- worst case: w small (16 bits) and m large (600 bits)  $\Rightarrow$  550+ words and 10-bit physical addresses

 $x \in \mathbb{F}_q$  is addressed by one entry (notation @Rid) of the intermediate address table (IAT) with 2 values:

- offset of the first word (e.g. x[0])
- number of w-bit words



# Code Memory

#### Behavior:

- Specific private path in the interconnect for code download (no leaks in RF or FUs)
- Code input can be disabled (ROM mode with code in the FPGA bitstream)
- Instruction CALL: push PC then jump to @DEST
- Instruction RET: jump to (pop) + 1

Memory mapping to be defined

### Internal Parallelism Model

non-blocking instruction decoding (i.e. always do  $PC \leftarrow PC + 1$  or  $PC \leftarrow cst$ ) except for WAIT instruction

Example of operations sequence, its dependency graph and assembly code for 2 multipliers:



### ECC Accelerator with Additions Chains

First full hardware implementation of recoding using additions chains

FPGA implementation

Spartan-6 XC6SLX9

192-bit  $\mathbb{F}_p$ 

Very small config.



| recoding | BRAM | optim. | area            | freq. | dura. | SCA   |
|----------|------|--------|-----------------|-------|-------|-------|
| method   | BR,  | target | slices (FF/LUT) | MHz   | ms    | prot. |
| EAC      | 3    | area   | 534 (1813/1508) | 132   | 35.8  | V     |
| EAC      | 3    | speed  | 556 (1872/1523) | 137   | 34.5  | ī     |
| DA       | 2    | area   | 429 (1243/1134) | 191   | 30    | N     |
| DA       | -    | speed  | 399 (1302/1222) | 177   | 32.5  | IN    |
| ML       | 2    | area   | 429 (1243/1134) | 191   | 42.5  | ~     |
| IVIL     | ~    | speed  | 399 (1302/1222) | 177   | 45.8  | 1     |
| UF       | 2    | area   | 429 (1243/1134) | 191   | 50.4  | ~     |
| UF       | ~    | speed  | 399 (1302/1222) | 177   | 54.4  | 1     |
| NAF-3    | 2    | area   | 422 (1280/1157) | 181   | 25.2  | N     |
| IVAF-3   | ~    | speed  | 423 (1321/1242) | 175   | 26.1  | IN    |
| NAF-4    | 2    | area   | 420 (1277/1161) | 158   | 27.3  | N     |
| 11/41-4  | ~    | speed  | 425 (1233/1246) | 177   | 24.4  | IN    |

EAC: Euclidean addition chains, DA: dbl-and-add, ML: Montgomery ladder,

UF: unified formula

See details in [12]

# Comparison ECC 256 vs HECC 128 (1/7)



### Configurations on a XC6SLX75 FPGA (details in [5]):

- w = 32 bits internal words
- 1 adder/subtracter, 1 inversion unit
- $n_{\rm M}$  multipliers (Montgomery) with  $n_{\rm B}$  w-bit sub-blocks
- No DSP blocks
- ISE 14.6 Xilinx CAD tools, standard efforts (synthesis and P&R)

# Comparison ECC 256 vs HECC 128 (2/7)

- Compared recoding techniques:
  - ▶ BIN: standard binary from left to right
  - ► NAF: non-adjacent form
  - ▶  $\lambda$ -NAF: window methods with  $\lambda \in \{3,4\}$
- Implementation results for a full ECC accelerator  $(n_{\text{M}} = 1, n_{\text{B}} = 1)$ :

| Recoding             | BIN                    | NAF                    | 3-NAF                  | 4-NAF                  |
|----------------------|------------------------|------------------------|------------------------|------------------------|
| area slices (FF/LUT) | <b>565</b> (1321/1461) | <b>570</b> (1340/1479) | <b>571</b> (1344/1495) | <b>503</b> (1348/1489) |
| freq. (MHz)          | 225                    | 228                    | 237                    | 217                    |

All other results are reported for 4-NAF

# Comparison ECC 256 vs HECC 128 (3/7)

Impact of the number/size of multipliers on the area and frequency:

|               |                | $n_{\rm M} \mid \sum_{\rm A} \mid n_{\rm B} = 1$ |                  | $n_{\rm B}=2$ |                         | $n_{\rm B}=4$ |                         |       |
|---------------|----------------|--------------------------------------------------|------------------|---------------|-------------------------|---------------|-------------------------|-------|
|               | n <sub>M</sub> | RAI                                              | area             | freq.         | area                    | freq.         | area                    | freq. |
|               |                | BF                                               | slices (FF/LUT)  | MHz           | slices (FF/LUT)         | MHz           | slices (FF/LUT)         | MHz   |
|               | 1              | 3                                                | 547 (1374/1460)  | 231           | 573 (1476/1625)         | 233           | 673 (1674/1875)         | 233   |
| 1,,           | 2              | 3                                                | 722 (1776/1903)  | 220           | 811 (1979/2210)         | 227           | 942 (2377/2701)         | 220   |
| $\mathcal{C}$ | 3              | 3                                                | 810 (2174/2236)  | 221           | 915 (2480/2698)         | 215           | <b>1130</b> (3077/3430) | 214   |
| ш             | 4              | 3                                                | 952 (2569/2656)  | 215           | 1100 (2977/3282)        | 217           | 1512 (3771/4293)        | 216   |
|               | 5              | 3                                                | 1064 (2982/3136) | 210           | 1405 (3492/3902)        | 206           | 1722 (4487/5122)        | 209   |
|               | 1              | 4                                                | 514 (1336/1374)  | 235           | 549 (1434/1513)         | 234           |                         |       |
|               | 2              | 4                                                | 646 (1716/1783)  | 220           | 737 (1912/2055)         | 234           |                         |       |
|               | 3              | 4                                                | 732 (2092/2075)  | 224           | 826 (2386/2485)         | 225           |                         |       |
|               | 4              | 4                                                | 870 (2476/2424)  | 218           | 1022 (2868/2987)        | 214           |                         |       |
|               | 5              | 4                                                | 976 (2865/2773)  | 219           | 1115 (3355/3465)        | 210           |                         |       |
| HECC          | 6              | 4                                                | 1089 (3233/3092) | 203           | <b>1240</b> (3821/3908) | 208           |                         |       |
| 1 4           | 7              | 4                                                | 1145 (3601/3426) | 213           | 1372 (4287/4365)        | 205           |                         |       |
| -             | 8              | 4                                                | 1281 (3981/3809) | 191           | 1552 (4765/4890)        | 183           |                         |       |
|               | 9              | 4                                                | 1379 (4363/4051) | 202           | 1691 (5245/5277)        | 199           |                         |       |
|               | 10             | 4                                                | 1543 (4739/4435) | 196           | 1856 (5719/5801)        | 198           |                         |       |
|               | 11             | 4                                                | 1547 (5114/4750) | 189           | 1936 (6192/6240)        | 198           |                         |       |
|               | 12             | 4                                                | 1738 (5499/5128) | 191           | 2100 (6675/6771)        | 188           |                         |       |

# Comparison ECC 256 vs HECC 128 (4/7)

Impact of the number/size of multipliers on the average time (ms):

|      | n_             | n <sub>M</sub> |      |      |      |      |     |     |     |     |     |     |     |
|------|----------------|----------------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|
|      | n <sub>B</sub> | 1              | 2    | 3    | 4    | 5    | 6   | 7   | 8   | 9   | 10  | 11  | 12  |
| HECC | 1              | 15.6           | 8.6  | 5.7  | 4.7  | 3.9  | 3.7 | 3.3 | 3.6 | 3.4 | 3.5 | 3.6 | 3.6 |
| песс | 2              | 11.9           | 6.2  | 4.5  | 3.6  | 3.2  | 2.8 | 2.8 | 3.0 | 2.7 | 2.7 | 2.8 | 2.9 |
|      | 1              | 28.1           | 15.3 | 12.4 | 12.4 | 12.7 |     |     |     |     |     |     |     |
| ECC  | 2              | 17.7           | 9.6  | 8.3  | 8.0  | 8.4  |     |     |     |     |     |     |     |
|      | 4              | 11.1           | 6.2  | 5.4  | 5.1  | 5.3  |     |     |     |     |     |     |     |

### Standard deviation for 1000 [k]P:

| configuration           | ECC (1,1) | ECC (3,4) | HECC (1,1) | HECC (6,2) |
|-------------------------|-----------|-----------|------------|------------|
| average time [ms]       | 28.1      | 5.4       | 15.6       | 2.8        |
| standard deviation [ms] | 0.289     | 0.056     | 0.324      | 0.045      |

# Comparison ECC 256 vs HECC 128 (5/7)



On average HECC is 40 % faster than ECC for a similar silicon cost

# Comparison ECC 256 vs HECC 128 (6/7)



# Comparison ECC 256 vs HECC 128 (7/7)

| Source  | FPGA      | area                | freq. | duration $[k]$ <b>P</b> |
|---------|-----------|---------------------|-------|-------------------------|
| Jource  | IFGA      | slices / DSP blocks | MHz   | ms                      |
| ECC 1,2 |           | 573 / 0             | 233   | 17.7                    |
| ECC 1,4 | Spartan 6 | 673 / 0             | 233   | 11.1                    |
| ECC 2,4 |           | 942 / 0             | 220   | 6.2                     |
| ECC 3,4 |           | 1 130 / 0           | 214   | 5.4                     |
| [7]     | Virtex-5  | 1 725 / 37          | 291   | 0.38                    |
|         | Virtex-4  | 4 655 / 37          | 250   | 0.44                    |
| [6]     | Virtex-4  | 13 661 / 0          | 43    | 9.2                     |
|         |           | 20 123 / 0          | 43    | 7.7                     |

## Conclusion & Current/Future Works

- HECC is efficient in hardware (40 % speedup vs ECC)
- Flexible architecture and tools for research activities
- · Advanced recoding schemes are efficient in hardware

### Current/future works:

- Hardware implementation of halving based method(s)
- Protections against fault injection
- HECC extensions of the accelerator (and tools)
- ASIC (CMOS 65nm) implementation of the accelerator
- Side channel evaluation of (some) proposed protections
- HW/SW Code distribution under free license
- More advanced architecture/circuit level protections
- Collaboration with other research groups

# Our Long Term Objectives

### Study the links between:

- curves
- arithmetic algorithms
- $\mathbb{F}_q$ , pts representations
- architecture & units
- circuit styles

#### to ensure

- high security against
  - ► theoretical attacks
  - physical attacks
- low design cost
- low silicon cost
- low energy(/power)
- high performances
- high flexibility

area

1

delay

1

energy

1

security

# Our Long Term Objectives

### Study the links between:

- curves
- arithmetic algorithms
- $\mathbb{F}_q$ , pts representations
- architecture & units
- circuit styles

#### to ensure

- high security against
  - ► theoretical attacks
  - physical attacks
- low design cost
- low silicon cost
- low energy(/power)
- high performances
- high flexibility

area  $1 \longrightarrow 1 + a$   $delay \qquad 1 \longrightarrow 1 + t$   $energy \qquad 1 \longrightarrow 1 + e$ 

 $a, t, e \in 0\%, 5\%, 10\%, \dots, 100\%$ 

security

1

# Our Long Term Objectives

### Study the links between:

- curves
- arithmetic algorithms
- $\mathbb{F}_q$ , pts representations
- architecture & units
- circuit styles

#### to ensure

- high security against
  - ► theoretical attacks
  - physical attacks
- low design cost
- low silicon cost
- low energy(/power)
- high performances
- high flexibility



### References I



T. Chabrier, D. Pamula, and A. Tisserand.

Hardware implementation of DBNS recoding for ECC processor.

In Proc. 44rd Asilomar Conference on Signals, Systems and Computers, pages 1129–1133, Pacific Grove, California, U.S.A., November 2010. IEEE.



T. Chabrier and A. Tisserand.

On-the-fly multi-base recoding for ECC scalar multiplication without pre-computations.

In A. Nannarelli, P.-M. Seidel, and P. T. P. Tang, editors, *Proc. 21st Symposium on Computer Arithmetic (ARITH)*, pages 219–228, Austin, TX, U.S.A, April 2013. IEEE Computer Society.



J. Chen, A. Tisserand, E. Popovici, and S. Cotofana.

Asynchronous charge sharing power consistent montgomery multiplier.

In J. Sparso and E Yahya, editors, *Proc. 21st IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC)*, pages 132–138, Mountain View, California, USA, May 2015.



J. Chen, A. Tisserand, E. M. Popovici, and S. Cotofana.

Robust sub-powered asynchronous logic.

In J. Becker and M. R. Adrover, editors, *Proc. 24th International Workshop on Power and Timing Modeling, Optimization and Simulation (PATMOS)*, pages 1–7, Palma de Mallorca, Spain, September 2014, IEEE.



G. Gallin, A. Tisserand, and N. Veyrat-Charvillon.

Comparaison expérimentale d'architectures de crypto-processeurs pour courbes elliptiques et hyper-elliptiques.

In Actes Conférence d'informatique en Parallélisme, Architecture et Système (ComPAS), Lille, France, June 2015. Prix meilleur papier track architecture.



S. Ghosh, M. Alam, D. Roychowdhury, and I.S. Gupta.

Parallel crypto-devices for  $\mathsf{GF}(\mathsf{p})$  elliptic curve multiplication resistant against side channel attacks.

Computers and Electrical Engineering, 35(2):329-338, March 2009.

### References II



Y. Ma, Z. Liu, W. Pan, and J. Jing.

A high-speed elliptic curve cryptographic processor for generic curves over GF(p).

In Proc. 20th International Workshop on Selected Areas in Cryptography (SAC), volume 8282 of LNCS, pages 421–437, Burnaby, BC, Canada, August 2013. Springer.



D. Pamula.

Arithmetic Operators on  $GF(2^m)$  for Cryptographic Applications: Performance - Power Consumption - Security Tradeoffs. Phd thesis, University of Rennes 1 and Silesian University of Technology, December 2012.



D. Pamula, E. Hrynkiewicz, and A. Tisserand.

Analysis of GF(2<sup>233</sup>) multipliers regarding elliptic curve cryptosystem applications.

In 11th IFAC/IEEE International Conference on Programmable Devices and Embedded Systems (PDeS), pages 252–257, Brno, Czech Republic, May 2012.



D. Pamula and A. Tisserand.

GF(2<sup>m</sup>) finite-field multipliers with reduced activity variations.

In 4th International Workshop on the Arithmetic of Finite Fields, volume 7369 of LNCS, pages 152–167, Bochum, Germany, July 2012. Springer.



D. Pamula and A. Tisserand.

Fast and secure finite field multipliers.

In Proc. Euromicro Conference on Digital System Design (DSD), pages 1-8, Funchal, Portugal, August 2015.



J. Proy, N. Veyrat-Charvillon, A. Tisserand, and N. Meloni.

Full hardware implementation of short addition chains recoding for ECC scalar multiplication.

In Actes Conférence d'informatique en Parallélisme, Architecture et Système (ComPAS), Lille, France, June 2015.

## The end, questions?

#### Contact:

- mailto:arnaud.tisserand@irisa.fr
- http://people.irisa.fr/Arnaud.Tisserand/
- CAIRN Group http://www.irisa.fr/cairn/
- IRISA Laboratory, CNRS-INRIA-Univ. Rennes 1
  6 rue Kerampont, CS 80518, F-22305 Lannion cedex, France

Thank you